# **Project Documentation**

Commodore VIC-20: Hyper Expander

Project number: 172

Revision: 2

Date: 14.07.2021



# Commodore VIC-20: Hyper Expander Rev. 2

# Module Description

# Table of Contents

| Introduction                     | І |
|----------------------------------|---|
| Configuration                    | 2 |
| Note                             | 2 |
| DIP-Switches                     | 2 |
| SW3 – EPROM configuration        | 3 |
| SW3 - Memory Bank Select (EPROM) | 4 |
| IC1 Software Size - JP1          | 4 |
| SW2 – RAM Configuration          | 5 |
| BYTES FREE                       | 5 |
| EPROMs                           | 6 |
| Using parallel EEPROMs           | 7 |
| Dimensions                       | 8 |
| Assembly and BOM                 | 8 |
| Full RAM Build                   | 8 |
| No RAM, just EPROM               | 8 |
| Revision History                 | 8 |
| Rev. 0                           | 8 |
| Rev. 1                           | 8 |
| Rev. 2                           | 9 |

# Introduction

The Hyper Expander is a cartridge for the Commodore VIC-20, which provides up to 16kB EPROM and up to 37kB RAM. It is a super-set of the original Commodore VIC-1211A Super Expander, which provides only 3k of RAM.

The Hyper Expander can hold up to two 27C512 EPROMs, the 8k memory bank of both EPROMs (A13...A15) can be selected for both EPROMs. The same selection applies to both of them. Each EPROM (IC1 and IC2) can be configured to two chip selects (one each). That is  $\overline{BLK2}$  or  $\overline{BLK5}$  for IC1 and  $\overline{BLK1}$  or  $\overline{BLK3}$  for IC2 or in case SW3, switch 8 (CS1 = CS2) is selected, all four chip selects can be assigned to one EPROM (one at a time!).

The RAM consists of two 32kB 62256 type static RAMs. The memory is divided into four banks each. Two 74LS148 decode the active chip selects to one of each memory bank. The used chip selects can be configured with SW2.

02.11.2021 16:48

# Configuration

### Note

The chip selects of the EPROM and the RAM can be concurrent. The same chip select must not be used for RAM and EPROM at the same time.

### **DIP-Switches**

There are two DIP Switches, which are used to configure the cartridge. The footprints of the DIP-switches are versatile and offer several ways for a fix or variable configuration:

- 1. A fix configuration via solder bridges
- 2. Jumpers
- 3. Horizontal DIP-switches
- 4. Vertical DIP-switches with 2.54mm (0.1") row distance
- 5. Vertical (piano style) DIP-switches with 7.62mm (0.3") row distance



Figure 1: The footprint of the configuration DIP-switches allows a fix configuration with solder bridges



Figure 2: Vertical DIP-switch (row distance 2.54mm) or configuration with jumpers

02.11.2021 16:48



Figure 3: A horizontal or a piano style DIP-switch

# SW3 – EPROM configuration

The DIP switches do not need to be 8 switches wide, in case just one EPROM is used (refer to Figure 3). In this case, only a 5 switches wide model is sufficient. For a mere EPROM cartridge, it would be a good idea to program software that uses the same chip select ( $\overline{BLK^*}$ ) (or the same two chip selects for a 16k cartridge) and configure those with solder bridges. This way, the cartridge cannot be misconfigured.

| Switch | Function                                        | VIC-20 Address  | Note                     |
|--------|-------------------------------------------------|-----------------|--------------------------|
| SW3-1  | EPROM Bank Select A13                           |                 | Selects 8k Bank          |
| SW3-2  | EPROM Bank Select A14                           |                 | Selects 8k Bank          |
| SW3-3  | EPROM Bank Select A15                           |                 | Selects 8k Bank          |
| SW3-4  | IC1 chip select BLK2                            | \$4000 - \$5FFF |                          |
| SW3-5  | IC1 chip select BLK5                            | \$A000 - \$BFFF |                          |
| SW3-6  | IC2 chip select BLK1                            | \$2000 - \$3FFF |                          |
| SW3-7  | IC2 chip select BLK3                            | \$6000 - \$7FFF |                          |
| SW3-8  | $\overline{\text{CS1}} = \overline{\text{CS2}}$ |                 | All BLK* effect both ICs |

Table 1: EPROM configuration

In case all four of the previous chip selects should be configured to address one of the EPROMs, switch 8 (" $\overline{\text{CS1}} = \overline{\text{CS2}}$ ") could be closed. In this case, both chip selects are tied together. It is only allowed to activate one chip select! This configuration is desired, in case both RAMs are placed and EPROM software residing at \$2000 or \$6000 is contained in IC1.

The mapping of the chip selects  $\overline{BLK^*}$  to the ICs are inherited from the original Super Expander. They support the known 16kB cartridge configurations. Hence, they are not in an ascending sequence on the DIP switch.

In case an EPROM should be deactivated, it is only required to switch the respective switch "off". The chip select then is HIGH (inactive) due to pull-up resistors.

02.11.2021 16:48

# SW3 - Memory Bank Select (EPROM)

There are two different types of addresses mentioned in this document:

- VIC-20 Address
- EPROM Offset Address

Both types must not be confused! The EPROM Offset Address is the address of the selected memory bank within (the program buffer of the EPROM). This is, where you load the different binary files to the EPROM buffer. One of those memory banks is selected with the DIP Switch SW3 (switch 1/2/3). This appears in/is mapped to the VIC-20 memory at the address determined by the chip select  $\overline{BLK^*}$  (see Fehler! Verweisquelle konnte nicht gefunden werden.).

| SW3-3 | SW3-2 | SW3-1 | Ac  | ddress B | its | EPROM Address   |
|-------|-------|-------|-----|----------|-----|-----------------|
| A15   | A14   | A13   | A15 | A14      | A13 | (Offset)        |
| ON    | ON    | ON    | L   | L        | L   | 0x0000 – 0x1FFF |
| ON    | ON    | OFF   | L   | L        | Н   | 0x2000 – 0x3FFF |
| ON    | OFF   | ON    | L   | Н        | L   | 0x4000 – 0x5FFF |
| ON    | OFF   | OFF   | L   | Н        | Н   | 0x6000 – 0x7FFF |
| OFF   | ON    | ON    | Н   | L        | L   | 0x8000 – 0x9FFF |
| OFF   | ON    | OFF   | Н   | L        | Н   | 0xA000 – 0xBFFF |
| OFF   | OFF   | ON    | Н   | Н        | L   | 0xC000 – 0xDFFF |
| OFF   | OFF   | OFF   | Н   | Н        | Н   | 0xE000 – 0xFFFF |

Table 2: 8k cartridges memory banks

A switch that is ON corresponds to a SET jumper, in case the cartridge is configured with jumpers instead of DIP-Switches.

For EPROMs smaller than a 27C512, the highest address pins have to be HIGH (see Table 7). To prevent these pins to accidentally be switched to LOW, the corresponding DIP-Switch pins could be clipped off.

### IC1 Software Size - JP1

The software size of IC1 can be set to 4kB. In this case, only the first 4kB of an 8kB EPROM bank is active. This may be desired, if the hyper expander (EPROM) should be combined with cartridges, that use the second 4k memory of an 8k bank, like some machine language monitor or serial cartridges do. Of course, this only works with a software, that only requires 4k, like the Super Expander software.

The address range of the EPROMs (as seen by the CPU) with JP1 set to "4k"

| Chip Select | VIC-20 Address  |
|-------------|-----------------|
| BLK2        | \$4000 - \$4FFF |
| BLK5        | \$A000 - \$AFFF |
| BLK1        | \$2000 - \$2FFF |
| BLK3        | \$6000 - \$6FFF |

Table 3: Address ranges with SW size (JP1) set to "4k"

The default software size is 8k. If it is desired to combine two cartridge software (like Super Expander and the VIC-MON machine language monitor, it is recommended to burn those two bin files in the same 8k block at the proper position.

02.11.2021 16:48

# SW2 – RAM Configuration

SW2 activates the chip select signals, that are then decoded and address the respective RAM bank of IC3.

| Switch         | Jumper | Chip Select | Addresses             |
|----------------|--------|-------------|-----------------------|
| S <b>W2-</b> 1 | 1-16   | BLK1        | \$2000 - \$3FFF       |
| S <b>W2-</b> 2 | 2-15   | BLK2        | \$4000 - \$5FFF       |
| S <b>W2-</b> 3 | 3-14   | BLK3        | \$6000 - \$7FFF       |
| S <b>W2-</b> 4 | 4-13   | CS3K        | \$0400 - \$0FFF       |
| S <b>W2-</b> 5 | 5-12   | BLK5        | \$A000 - \$BFFF       |
| S <b>W2-</b> 6 | 6-11   | 1/02        | \$9800 - \$9BFF       |
| S <b>W2-</b> 7 | 7-10   | Ī/O3        | \$9C00 - \$9FFF       |
| S <b>W2-</b> 8 | 8-9    | J2          | Unused (experimental) |

Table 4: Settings SW2

# BYTES FREE

**Be aware**, that not all RAM configurations will lead to a more BASIC memory (the BYTES FREE) on switch on. The BASIC memory has to be **coherent**.

The memory map (screen RAM, BASIC RAM) of the VIC-20 depends on the memory expansion. It will be different for internal RAM and 3k Expansion.

| RAM Configuration                  | BYTES FREE |
|------------------------------------|------------|
| CS3K                               | 6655       |
| BLK1                               | 11775      |
| CS3K and BLK1                      | 11775      |
| BLK1 and BLK2                      | 19967      |
| BLK1 , BLK2 and BLK3               | 28159      |
| BLK1 , BLK2 , BLK3 , CS3K and BLK5 | 28159      |
| CS3K , BLK2 , BLK3                 | 6655       |

Table 5: Reported BASIC RAM

RAM that is not visible as BASIC RAM can of course still be accessed. In case BLK1 is selected, the lowest 3k are not visible as BASIC RAM. In case a memory gap is configured (like BLK2 and BLK3 are configured, but BLK1 is missing, the BASIC RAM consists of the internal RAM and the 3k RAM expansion.

The **Super Expander** Software (in ROM) requires 136 bytes of RAM. In case this software is activated (it is associated to BLK5) the BASIC memory will be reduced by this number of bytes.

02.11.2021 16:48

# **EPROMs**

Four different types/sizes of EPROMs can be used with the Super Expander II, not all settings make sense with them. Their pin out is shown in Table 6.

The effect of the settings and the recommended configurations are shown in Table 7.

|     |     |     |     |    | 27  | 7C64 |    |        |     |      |      |
|-----|-----|-----|-----|----|-----|------|----|--------|-----|------|------|
|     |     |     |     |    | 270 | C128 |    |        |     |      |      |
|     |     |     |     |    | 270 | C256 |    |        |     |      |      |
|     |     |     |     |    | 270 | C512 |    |        |     |      |      |
|     |     |     |     |    | SOC | CKET |    |        |     |      |      |
| Vpp | Vpp | Vpp | A15 | 1  | A15 | VCC  | 28 | VCC    | VCC | VCC  | VCC  |
| A12 | A12 | A12 | A12 | 2  | A12 | A14  | 27 | A14    | A14 | /PGM | /PGM |
| A7  | A7  | A7  | A7  | 3  | A7  | A13  | 26 | A13    | A13 | A13  | n.c. |
| A6  | A6  | A6  | A6  | 4  | A6  | A8   | 25 | A8     | A8  | A8   | A8   |
| A5  | A5  | A5  | A5  | 5  | A5  | A9   | 24 | A9     | A9  | A9   | A9   |
| A4  | A4  | A4  | A4  | 6  | A4  | A11  | 23 | A11    | A11 | A11  | A11  |
| A3  | A3  | A3  | A3  | 7  | A3  | /OE  | 22 | /G/Vpp | /G  | /G   | /G   |
| A2  | A2  | A2  | A2  | 8  | A2  | A10  | 21 | A10    | A10 | A10  | A10  |
| A1  | A1  | A1  | A1  | 9  | A1  | GND  | 20 | /E     | /E  | /E   | /E   |
| A0  | A0  | A0  | A0  | 10 | A0  | D7   | 19 | D7     | D7  | D7   | D7   |
| D0  | D0  | D0  | D0  | 11 | D0  | D6   | 18 | D6     | D6  | D6   | D6   |
| D1  | D1  | D1  | D1  | 12 | D1  | D5   | 17 | D5     | D5  | D5   | D5   |
| D2  | D2  | D2  | D2  | 13 | D2  | D4   | 16 | D4     | D4  | D4   | D4   |
| GND | GND | GND | GND | 14 | GND | D3   | 15 | D3     | D3  | D3   | D3   |

Table 6: EPROM pin compatibility

| EPROM  | Size  | A15  | A14  | A13  |
|--------|-------|------|------|------|
| 27C512 | 64kx8 | yes  | yes  | yes  |
| 27C256 | 32kx8 | HIGH | yes  | yes  |
| 27C128 | 16kx8 | HIGH | HIGH | yes  |
| 27C64  | 8kx8  | HIGH | HIGH | HIGH |

Table 7: Settings per EPROM type

In case Vpp is located at a dedicated pin (pin 1), A15 has no effect anymore. A HIGH level is recommended (switch is off). The /PGM Pin should be set HIGH. The n.c. (not connected) pin should be HIGH (with pull-up resistor) or open.

# Using parallel EEPROMs

There are *parallel* EPROMs, which fit into the EPROM sockets. They do not require erasing with a UV eraser, like EPROMs, but the price is higher.

Since they can be written, which is controlled by the WE signal, but the Super Expander II cartridge is lacking of this functionality, this signal has to be HIGH (inactive). The 28C256 has the A14 signal connected to Pin 1, which is A15 of the EEPROM socket. This is no problem, but it has to be kept in mind, that the jumper for A15 has effect on the bank select A14 of the EPROM.

|      |               |    | 280 | :64 |    |        |     |
|------|---------------|----|-----|-----|----|--------|-----|
|      |               |    | 28C | 256 |    |        |     |
|      |               |    | SOC | KET |    |        |     |
| n.c. | <b>€</b> *A14 | 1  | A15 | VCC | 28 | VCC    | VCC |
| A12  | A12           | 2  | A12 | A14 | 27 | /WE    | /WE |
| A7   | A7            | 3  | A7  | A13 | 26 | A13    | n.c |
| A6   | A6            | 4  | A6  | A8  | 25 | A8     | A8  |
| A5   | A5            | 5  | A5  | A9  | 24 | A9     | A9  |
| A4   | A4            | 6  | A4  | A11 | 23 | A11    | A11 |
| A3   | A3            | 7  | A3  | /OE | 22 | /G/Vpp | /OE |
| A2   | A2            | 8  | A2  | A10 | 21 | A10    | A10 |
| A1   | A1            | 9  | A1  | GND | 20 | /E     | /CE |
| A0   | A0            | 10 | A0  | D7  | 19 | D7     | D7  |
| D0   | D0            | 11 | D0  | D6  | 18 | D6     | D6  |
| D1   | D1            | 12 | D1  | D5  | 17 | D5     | D5  |
| D2   | D2            | 13 | D2  | D4  | 16 | D4     | D4  |
| GND  | GND           | 14 | GND | D3  | 15 | D3     | D3  |

Table 8: EEPROM pin compatibility

| EEPROM | Size  | A15  | A14  | A13  |
|--------|-------|------|------|------|
| 28C256 | 32kx8 | =A14 | OPEN | yes  |
| 28C64  | 8kx8  | OPEN | OPEN | OPEN |

Table 9: Settings per EEPROM type

02.11.2021 16:48

# **Dimensions**

The dimensions of the Hyper Expander are identical to those of the original Super Expander PCB.



Figure 4: Dimensions of the Hyper Expander

The PCB fits the original Super Expander cartridge case, another VIC-20 cartridge case from Commodore or the tfw8bit.com cartridge case.

The VIC-20 cartridge cases are high enough to fits the Super Expander II PCB even with the ICs on sockets and vertical jumpers. This has been verified for the Super Expander case and the tfw8bit case. The tfw8bit case and the "other Commodore VIC-20" cases require two T-shaped board supports in the middle of the lower shell to be removed.

# Assembly and BOM

The High RAM (IC5) cannot be installed together with the  $2^{nd}$  EPROM (IC2).

### Full RAM Build

Do not place: JP2, IC2

### No RAM, just EPROM

Do not place: IC3, C3, IC4, C4, IC5, IC6, C6, RN1, D1-3, R4, SW2

# Revision History

### Rev. 0

• Prototype: Fully functional.

### Rev. 1

• Second optional RAM (IC5, "High RAM") to provide the maximum possible RAM

02.11.2021 16:48

- All jumpers moved to the front edge, so they can be accessed while the cartridge is installed
- Optional vertical RESET switch
- Resistor networks for many pull ups reduce the required space
- Pull ups for the EPROM chip selects

# Rev. 2

- A completely new layout
- DIP-Switch option for the jumpers
- All four  $\overline{BLK^*}$  can be configured to one EPROM (by setting  $\overline{CS1} = \overline{CS2}$ )
- The 4k Software size option for EPROM IC1

02.11.2021 16:48





| Sven Petersen    | DocNo.: 172-2-01-02 | 2-2-01-02             |
|------------------|---------------------|-----------------------|
| 2021             | Cu: 35µm C          | Cu-Layers: 2          |
| VIC20_HypExp     |                     |                       |
| 14.07.2021 17:34 | R                   | Rev.: 2               |
|                  | der side            | placement solder side |





Doc.-No.: 172-2-01-02

Cu-Layers:

35µm

Ë

Sven Petersen

2021

~

Rev.:

14.07.2021 17:34 top

VIC20\_HypExp



Doc.-No.: 172-2-01-02

35µm | Cu-Layers:

:n)

Sven Petersen

2021

 $\sim$ 

Rev.:

14.07.2021 17:34

bottom

VIC20\_HypExp



| Sven Petersen           | Doc. | -No.: 1 | DocNo.: 172-2-01-02 |
|-------------------------|------|---------|---------------------|
| 2021                    | :n)  | : 35µm  | Cu-Layers: $2$      |
| VIC20_HypExp            |      |         |                     |
| 14.07.2021 17:34        |      |         | Rev.: 2             |
| stopmask component side | side |         |                     |

| Sven Petersen        | Doc. | -No.: 1 | DocNo.: 172-2-01-02 |
|----------------------|------|---------|---------------------|
| 2021                 | Cu:  | 35µm    | Cu-Layers: 2        |
| VIC20_HypExp         |      |         |                     |
| 14.07.2021 17:34     |      |         | Rev.: 2             |
| stopmask solder side |      |         |                     |



# Commodore VIC-20: Hyper Expander Rev. 2

# Functional Description

The EPROM part with IC1 and IC2 is pretty much a straight forward VIC-20 EPROM cartridge. The data bus (D0...D7) and the address bus (A0...A12) are connected to the EPROM. This allows to address 8k of memory. The address bit A13...A15 can be jumpered (SW3), which results in selectable 8k memory banks.

The chip selects can be set for each EPROM differently (SW3). It is not every chip select possible to use with IC1 and IC2. Rev. 2 added the opportunity to set  $\overline{CS1} = \overline{CS2}$ .

IC3 and IC5 are static RAMs (32kByte each). Again, the data bus (D0...D7) and the address bus (A0...A12) is connected to both ICs, which results in an 8k RAM bank size. These four RAM banks are selected with the signals RA13 and RA14 (IC3 = Low RAM)) and RAB13 and RAB14 (IC5 = High RAM)). Those additional address signals are generated by the 8 to 3 decoder IC4 and IC6 for the High RAM). If one of the chip selects gets LOW, the signal CSRAM1 or CSRAM2 gets LOW, too. This is forming the chip select signal of IC3/IC5.

The three chip select signals for the 3k RAM expansion are originally made for addressing 2114 1kx4 RAMs. Since the 4<sup>th</sup> RAM block is addressed with the 3k chip selects RAM1..3, those need to be combined to a single chip select, which is accomplished with D1, D2 and D3 and the pull-up resistor R4. In case one of those signals is LOW, the combined CS3K is LOW as well.

The  $2^{nd}$  EPROM IC2 is optional and can only be installed, in case the High RAM IC5 is not installed. In this case, IC6 and JP4 are not required.

02.11.2021 16:50

# Commodore VIC-20: Hyper Expander Rev. 2

# **Testing**

# Test Setup

The tests were conducted with a VickyTwenty (a reproduction of the VIC-20 ASSY 250403) and two Hyper Expander cartridges Rev. 2. One was a RAM and 1 EPROM configuration with two HN61256BLP-7 RAM and up to two 27C512 EPROMs, the other was a 16k EPROM cartridge with two HN61256BLP-7 RAM.



Figure 1: Prototypes of Hyper Expander Rev. 2: 16kB EPROM (top), Full RAM and 8k EPROM (bottom)

# Test Execution

# Super Expander Software

First, the original Super Expander Software from zimmers.net and the VIC-MON for \$B000 were programed to an EPROM. These two programs fit into one 8k memory bank, since the Super Expander software is a 4k software. The EPROM was inserted the in IC1 socket and CS1 was set to BLK5 (\$A000-\$BFFF). The RAM was configured to 3k RAM expansion only (SW2: all off, except switch 4 on ).

02.11.2021 16:51

Doc.-No.: 171-6-03-02

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | off   | on    | off   | on    | on    | on    |

The cartridge was inserted into the VIC-20 and the computer was switched on. It booted normally and 6519 Bytes Free were reported. The Super Expander requires bytes in RAM, so this is correct.



Figure 2: Test with Super Expander Firmware and full RAM expansion

The function keys produce some of the additional Super Expander instructions. A short program, which is using those instructions, was executed successfully.

✓ Function of RAM and EPROM IC1 with BLK5 and the Super Expander Software verified.

SYS11\*4096 (which is \$B000) started the VIC-MON.

### ✓ Additional test.

The Super Expander Software was tested with all other RAM configurations, the VIC-20 always booted properly.

### **RESET Button**

The RESET button (SW1) was pressed. The VIC-20 rebooted properly.

### ✓ RESET button verified

02.11.2021 16:51

Doc.-No.: 171-6-03-02

# VIC-20 Diagnostic Software

The software (PAL) also origins from zimmers.net. It was programmed into the  $2^{nd}$  8k bank of the said EPROM, a different version of this software (NTSC) was programmed to the  $3^{rd}$  8k bank.

The EPROM banks were set to the  $2^{nd}$  8k SW3 switch 5 remained on (  $\overline{BLK5}$  ).

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | off   | on    | off   | on    | on    | off   |

The RAM was configured to 3k Expansion only.

The diagnostics software started and executed properly (together with the VIC-20 diagnostics harness). For the 2nd version of the diagnostic software, SW3 was set to the 3rd 8k bank

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | off   | on    | off   | on    | off   |       |

This software executed properly, too.

✓ Bank select (000, 001, 010) on SW3 verified

# Game Cartridge Donkey Kong

This game is a 16k game and requires both EPROMs.

The software for \$A000 was programmed in a fresh EPROM, which was inserted into IC1. SW3 remained at BLK5. The other part of the software, which is located at \$2000 was programmed into another fresh EPROM, which was then inserted into the IC2 socket.



Figure 3: Configuration withn two EPROMs

SW3 was set to BLK1 (SW3-1..8: on, on, on, off, on, on, off, off).

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | on    | on    | off   | on    | on    | on    |

The software started properly and the game could be played.

# ✓ EPROM IC2 with BLK1 verified

# Game Cartridge AE

The software origins from zimmers.net. It consisted of two images, one for \$A000 and one for \$6000. The images were programmed into two EPROMs, the \$A000 software was inserted into IC1, the \$6000 software into IC2 (chip select  $\overline{BLK3}$ ).

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | on    | off   | on    | off   | off   | on    |       |

The software started properly and the game could be played.

# ✓ EPROM IC2 with BLK3 verified

# VIC-MON (for \$4000)

The source of this software is once again zimmers.net. It was programmed into the  $5^{th}$  8k memory bank (@ buffer address \$8000) of an EPROM. The EPROM was inserted into IC1 and SW3 was set to  $\overline{BLK2}$ .

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | off   | off   | on    | off   | on    | on    |

SYS4\*1024 started the software properly.

✓ Bank select (100) on JP3 and BLK2 (JP1) verified

02.11.2021 16:51

Doc.-No.: 171-6-03-02

### **RAM Test**

The RAM configuration was tested with the RAM Expansion Test Software Rev. 1.0 (https://github.com/svenpetersen1965/VIC-20-RAM-Expansion-Test-Software)



Figure 4: RAM Expansion Test running from EPROM

The version v1.0 of the RAM Test Software is capable of testing the RAM blocks attached to  $\overline{1/O2}$  and  $\overline{1/O3}$ . This software tests every bit in a RAM block for LOW and for HIGH. Also address line conflicts and a cross talk to other RAM blocks are detected.

# EPROM configuration:

| SW3-8   | SW3-7 | SW3-6 | SW3-5 | SW3-4 | SW3-3 | SW3-2 | SW3-1 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| CS1=CS2 | BLK3  | BLK1  | BLK5  | BLK2  | A15   | A14   | A13   |
| off     | off   | off   | on    | off   | on    | off   | on    |

# RAM configuration

| SW2-8     | SW2-7 | SW2-6 | SW2-5 | SW2-4 | SW2-3 | SW2-2 | SW2-1 |
|-----------|-------|-------|-------|-------|-------|-------|-------|
| <u>J2</u> | I/O3  | 1/02  | BLK5  | CS3K  | BLK3  | BLK2  | BLK1  |
| off       | on    | on    | off   | on    | on    | on    | on    |

In the first pass, the RAM Test was running from the on-board EPROM IC1, configured to \$A000 with BLK5). The test was running several thousand times without reporting any problems.

02.11.2021 16:51

Doc.-No.: 171-6-03-02

To test the  $7^{th}$  RAM bank configured at \$A000, the EPROM was removed and the RAM @\$A000 was activated. This test configuration did not report any problems, either.

| SW2-8     | SW2-7 | SW2-6 | SW2-5 | SW2-4 | SW2-3 | SW2-2 | SW2-1 |
|-----------|-------|-------|-------|-------|-------|-------|-------|
| <u>J2</u> | I/O3  | 1/02  | BLK5  | CS3K  | BLK3  | BLK2  | BLK1  |
| off       | on    |



Figure 5: RAM Expansion Test running from a disk image

The game DOOM for VIC-20 requires 35k of RAM. It was played with all RAM activated and the EPROM deactivated.



Figure 6: DOOM running on the VIC-20 with the Hyper Expander configured to maximum RAM

# ✓ RAM function verified

# Installation in cartridge cases



Figure 7: Installation in a tfw8bit case

The **tfw8bit.com VIC-20 cartridge case** fits after removing the support structures for the short PCBs. In case the RESET switch is desired, the cases require a modification (5mm hole in the back)

# ✓ Dimensions verified

# Conclusion

The Hyper Expander Rev. 2 is fully functional

# Commodore VIC-20: Hyper Expander Rev. 2 Bill of Material Rev. 2.0

|      |                          |            | DIII OI Maieriai Nev. 2.0  |                                                              |
|------|--------------------------|------------|----------------------------|--------------------------------------------------------------|
| Pos. | Qty Value                | Footprint  | RefNo.                     | Comment                                                      |
| 1    | 1 172-2-01-02            | 2 Layer    | PCB Rev. 2                 | 2 layer, Cυ 35μ, HASL, 102.0mm × 75.0mm, 1.6mm FR4           |
| 7    | 5 100n                   | C-2,5      | C1, C2, C3, C4, C7         | Ceramic capacitor, pitch 2.5mm (25V or 50V)                  |
| က    | 1 100u/16V               | C07/2,5    | C5                         | Electrolytic cap, pitch 2.5mm, Ø 7mm                         |
| 4    | 1 10k                    | R-10       | R4                         | Metal film resistor, 10% or better                           |
| 2    | 3 1N4148                 | DO-35      | D1, D2, D3                 | Diode                                                        |
| 9    | 2 74LS148                | DIL-16     | IC4, IC6                   | TI or other                                                  |
| 7    | 2 DIP-Switch 8, vertical | DIP8       | SW2, SW3                   | Vertical DIP-switches are recommended, horizontal are        |
|      |                          |            |                            | possible, jumper or solder bridges are an option             |
| ∞    | 1 1x2 pin header (2.54mm | COMBI-1X2  | JP1                        | standard pin header (option, can be configured with solder   |
|      | pitch)                   |            |                            | bridge)                                                      |
| 6    | 2 HM62256                | DIL28-6    | IC3, IC5                   | Hitachi SRAM, 32k or compatible. E.G. AliExpress             |
|      |                          |            |                            | https://www.aliexpress.com/item/4001203718996.html?sp        |
|      |                          |            |                            | m=a2g0s.9042311.0.0.22cb4c4dLFzppg, or Reichelt              |
|      |                          |            |                            | 62256-80                                                     |
| 10   | 1 JPT1236HB              | JTP_1236HB | SW1                        | Namae Electronics, e.g. Reichelt TASTER 3305B, tme.eu:       |
|      |                          |            |                            | TACTA-68N-F                                                  |
| 11   | 1 M27C512-DIP28          | DIL28-6    | Ō                          | EPROM: 27C64, 27C128, 27C256 possible. Refere to             |
|      |                          |            |                            | document 172-6-01-**                                         |
| 12   | 1 M27C512-DIP28          | DIL28-6    | IC2                        | option, not required for super expander, do not populate for |
|      |                          |            |                            | full RAM                                                     |
| 13   | 3 DIP28-Sockets          |            | (IC1), (IC2), (IC3 or IC5) | option, refer to IC1, IC2 and IC3                            |
| 14   | 1 pinheader 1 pin        | 1X01       | J2                         | do not populate                                              |
| 15   | 1 5×10k                  | RN-6       | RN2                        | resistor network, 5 resistors, 6 pins                        |
| 16   | 1 8x10k                  | RN-9       | RN1                        | resistor network, 8 resistors, 9 pins                        |
|      |                          | -          |                            | :::                                                          |

Please refer to the Module Description to determin the BOM required for your application

VIC20\_HypExp\_BOM\_v2\_0.xlsx Drafted by Sven Petersen

02.11.2021 16:59 Doc.No.: 172-5-01-02.0